Demand of reminder on this product
The GS3440 is a high-speed BiCMOS integrated circuit designed to equalize and restore signals received over 75ohm coaxial cable.
The device is designed to support SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259, and is optimized for performance at 270Mb/s, 1.485Gb/s and 2.97Gb/s.
The GS3440 features DC restoration to compensate for the DC content of SMPTE pathological test patterns.
The Carrier Detect output pin (CD) indicates whether a valid input signal has been detected. It can be connected directly to the SLEEP pin to enable automatic power-down upon loss of carrier. In the manual sleep mode, a voltage programmable threshold, which can be changed via the SQ_ADJ pin, forces CD high when the input signal amplitude falls below the threshold. This allows the GS3440 to distinguish between low-amplitude SDI signals and noise at the input of the device.
The equalizing and DC restore stages are disengaged when the BYPASS pin is HIGH. No equalization occurs in Bypass mode.
The GS3440 includes a gain selection pin (GAIN_SEL) which, when tied HIGH, compensates for 6dB flat attenuation.
The differential outputs can be DC-coupled to all Gennum cable drivers and reclockers and to industry-standard 1.2V, 2.5V and 3.3V CML logic using the VCC_O pin. In general, DC-coupling to any termination voltage between 1.2V and 3.3V is supported.
The GS3440 also includes programmable de-emphasis with three operating levels in order to support long PCB traces. The device is available in a 16-pin, 4mm x 4mm QFN package.
The GS3440 is Pb-free, and the encapsulation compound does not contain halogenated flame retardant.
This component and all homogeneous subcomponents are RoHS compliant.
- SMPTE ST 424, SMPTE ST 292 and SMPTE ST 259 compliant
- Automatic cable equalization
- Multi-standard operation up to 2.97GB/s
- Performance optimized for 270Mb/s, 1.485Gb/s and 2.97Gb/s. Typical equalized length of Belden 1694A cable:
- 200m at 2.97Gb/s
- 250m at 1.485Gb/s
- 500m at 270Mb/s
- Supports DVB-ASI at 270Mb/s
- Manual bypass (useful for low data rates with slow rise/fall times)
- Programmable carrier detect with squelch threshold adjustment
- Automatic power-down on loss of signal
- Standby power <30mW (typical)
- Differential outputs support DC-coupling to 1.2V, 2.5V and 3.3V CML logic
- 0/6 dB gain boost selection pin
- Selectable de-emphasis: 2dB, 4dB and 6dB
- Standard EIA/JEDEC logic control and status signal levels
- Wide operating temperature range of -40ºC to +85ºC
- Small footprint QFN package (4mm x 4mm)
- Footprint compatible with the GS2974, GS2984 and GS2994
- Pb-free and RoHS compliant